ASIC and FPGA Verification

ASIC and FPGA Verification

AngličtinaEbook
Munden, Richard
Elsevier Science
EAN: 9780080475929
Dostupné online
1 323 Kč
Běžná cena: 1 470 Kč
Sleva 10 %
ks

Podrobné informace

Richard Munden demonstrates how to create and use simulation models for verifying ASIC and FPGA designs and board-level designs that use off-the-shelf digital components. Based on the VHDL/VITAL standard, these models include timing constraints and propagation delays that are required for accurate verification of today's digital designs. ASIC and FPGA Verification: A Guide to Component Modeling expertly illustrates how ASICs and FPGAs can be verified in the larger context of a board or a system. It is a valuable resource for any designer who simulates multi-chip digital designs.*Provides numerous models and a clearly defined methodology for performing board-level simulation.*Covers the details of modeling for verification of both logic and timing. *First book to collect and teach techniques for using VHDL to model &quote;off-the-shelf&quote; or &quote;IP&quote; digital components for use in FPGA and board-level design verification.
EAN 9780080475929
ISBN 0080475922
Typ produktu Ebook
Vydavatel Elsevier Science
Datum vydání 23. října 2004
Jazyk English
Země Uruguay
Autoři Munden, Richard