Time-to-Digital Converter dedicated to Dividerless ADPLL applications

Time-to-Digital Converter dedicated to Dividerless ADPLL applications

EnglishPaperback / softbackPrint on demand
Saad, Sehmi
LAP Lambert Academic Publishing
EAN: 9786139902491
Print on demand
Delivery on Friday, 14. of February 2025
CZK 1,056
Common price CZK 1,173
Discount 10%
pc
Do you want this product today?
Oxford Bookshop Praha Korunní
not available
Librairie Francophone Praha Štěpánská
not available
Oxford Bookshop Ostrava
not available
Oxford Bookshop Olomouc
not available
Oxford Bookshop Plzeň
not available
Oxford Bookshop Brno
not available
Oxford Bookshop Hradec Králové
not available
Oxford Bookshop České Budějovice
not available
Oxford Bookshop Liberec
not available

Detailed information

The book presents a novel Time-to-Digital Converter (TDC) for All Digital Phase Locked Loop (ADPLL) able to reach high linearity and wide input range with normalized fractional output code. The topology is based on startable Pseudo differential delay cells. It arbiters in a Gated Ring Oscillator (GRO) format in manner to extend measurement time interval. A normalization unit is developed to free calibrate output and to measure phase errors for divider-less ADPLL applications. Contents: 1) An Enhanced Variable Phase Accumulator with Minimal Hardware Complexity Dedicated to ADPLL Applications. 2) A 15b, Sub-10ps resolution, Gateable Pseudo-Delay Ring Oscillator Time-to-Digital Converter for wide range RF Applications. 3) A new hybrid TDC based on GRO-Pseudo Delay architecture with fractional code and wide time range detection for divider-less ADPLL. Complete list of Authors: Sehmi Saad, Mongia Mhiri, Aymen Ben Hammadi and Kamel Besbes.
EAN 9786139902491
ISBN 6139902495
Binding Paperback / softback
Publisher LAP Lambert Academic Publishing
Pages 60
Language English
Dimensions 220 x 150
Authors Ben Hammadi, Aymen; Saad, Sehmi