PLL Architecture:

PLL Architecture:

EnglishPaperback / softbackPrint on demand
Bhuiyan, Mohammad Arif Sobhan
Scholar's Press
EAN: 9786202318273
Print on demand
Delivery on Friday, 6. of December 2024
CZK 1,214
Common price CZK 1,349
Discount 10%
pc
Do you want this product today?
Oxford Bookshop Praha Korunní
not available
Librairie Francophone Praha Štěpánská
not available
Oxford Bookshop Ostrava
not available
Oxford Bookshop Olomouc
not available
Oxford Bookshop Plzeň
not available
Oxford Bookshop Brno
not available
Oxford Bookshop Hradec Králové
not available
Oxford Bookshop České Budějovice
not available
Oxford Bookshop Liberec
not available

Detailed information

A phase-locked loop (PLL) is a feedback system in which a phase comparator or detector drives a voltage controlled oscillator (VCO) in a feedback loop to make the oscillator frequency (or phase) accurately track that of an applied reference frequency. A filter circuit is typically required to integrate and smooth the positive or negative error signal-and promote loop stability. A frequency divider is often included in the feedback path to establish the output frequency (within the range of the VCO) as a multiple of the reference frequency. The divider can be implemented so that the frequency multiple, N, will be either an integer or a fractional number, characterizing the PLL as an integer-N PLL or a fractional-N PLL. But if a VCO's output signal frequency were always predictable with no variation, there would be no need to use feedback control to correct the error in frequency which is known as direct digital synthesizer (DDS).
EAN 9786202318273
ISBN 6202318279
Binding Paperback / softback
Publisher Scholar's Press
Pages 64
Language English
Dimensions 220 x 150
Authors Badal, Md. Torikul Islam; Bhuiyan, Mohammad Arif Sobhan; Reaz, Mamun Bin Ibne