Asynchronous System-on-Chip Interconnect

Asynchronous System-on-Chip Interconnect

EnglishPaperback / softbackPrint on demand
Bainbridge, John
Springer London Ltd
EAN: 9781447111122
Print on demand
Delivery on Friday, 29. of November 2024
CZK 1,317
Common price CZK 1,463
Discount 10%
pc
Do you want this product today?
Oxford Bookshop Praha Korunní
not available
Librairie Francophone Praha Štěpánská
not available
Oxford Bookshop Ostrava
not available
Oxford Bookshop Olomouc
not available
Oxford Bookshop Plzeň
not available
Oxford Bookshop Brno
not available
Oxford Bookshop Hradec Králové
not available
Oxford Bookshop České Budějovice
not available
Oxford Bookshop Liberec
not available

Detailed information

Asynchronous System-on-Chip Interconnect describes the use of an entirely asynchronous system-bus for the modular construction of integrated circuits. Industry is just awakening to the benefits of asynchronous design in avoiding the problems of clock-skew and multiple clock-domains, an din parallel with this is coming to grips with Intellectual Property (IP) based design flows which emphasise the need for a flexible interconnect strategy. In this book, John Bainbridge investigates the design of an asynchronous on-chip interconnect, looking at all the stages of the design from the choice of wiring layout, through asynchronous signalling protocols to the higher level problems involved in supporting split transactions. The MARBLE bus (the first asynchronous SoC bus) used in a commercial demonstrator chip containing a mixture of asynchronous and synchronous macrocells is used as a concrete example throughout the book.
EAN 9781447111122
ISBN 1447111125
Binding Paperback / softback
Publisher Springer London Ltd
Publication date April 9, 2014
Pages 139
Language English
Dimensions 235 x 155
Country United Kingdom
Readership Professional & Scholarly
Authors Bainbridge, John
Illustrations XVII, 139 p. 45 illus.
Edition Softcover reprint of the original 1st ed. 2002
Series Distinguished Dissertations