Enhanced Low power CMOS Current Mirror Design

Enhanced Low power CMOS Current Mirror Design

EnglishPaperback / softback
Malik, Nitin
LAP Lambert Academic Publishing
EAN: 9786207451791
On order
Delivery on Friday, 31. of January 2025
CZK 1,611
Common price CZK 1,790
Discount 10%
pc
Do you want this product today?
Oxford Bookshop Praha Korunní
not available
Librairie Francophone Praha Štěpánská
not available
Oxford Bookshop Ostrava
not available
Oxford Bookshop Olomouc
not available
Oxford Bookshop Plzeň
not available
Oxford Bookshop Brno
not available
Oxford Bookshop Hradec Králové
not available
Oxford Bookshop České Budějovice
not available
Oxford Bookshop Liberec
not available

Detailed information

With the advent of the portable electronic and mobile communication systems low-voltage and low-power mixed mode circuit design has gained importance. For the operation of such systems like hearing aids, implantable cardiac pacemakers, cell-phones and hand held multimedia terminals etc. battery is the main source of power. They require low power dissipation so as to have reasonable battery life and weight. Designing High Performance analog circuits is becoming increasingly challenging with the persistent trend toward reduced supply voltages. Level shifted low voltage CMOS current mirror topology was selected and optimized to get the desired results by varying dimensions of transistors and biasing voltages. Dynamic range has improved by a factor of 800µA and bandwidth has improved by more than 189 MHz as compared to the reference work. The power dissipation has improved by more than 40%.
EAN 9786207451791
ISBN 6207451791
Binding Paperback / softback
Publisher LAP Lambert Academic Publishing
Publication date December 13, 2023
Pages 108
Language English
Dimensions 229 x 152 x 7
Authors Acharya, Puja; Malik, Nitin