Low Power and High Performance Array Multiplier

Low Power and High Performance Array Multiplier

EnglishPaperback / softbackPrint on demand
Sharma, Tripti
LAP Lambert Academic Publishing
EAN: 9783847310310
Print on demand
Delivery on Friday, 14. of February 2025
CZK 1,297
Common price CZK 1,441
Discount 10%
pc
Do you want this product today?
Oxford Bookshop Praha Korunní
not available
Librairie Francophone Praha Štěpánská
not available
Oxford Bookshop Ostrava
not available
Oxford Bookshop Olomouc
not available
Oxford Bookshop Plzeň
not available
Oxford Bookshop Brno
not available
Oxford Bookshop Hradec Králové
not available
Oxford Bookshop České Budějovice
not available
Oxford Bookshop Liberec
not available

Detailed information

Arithmetic circuits, like adders and multipliers, are one of the basic components in the design of communication circuits. In fact 8.72% of all instructions in a typical scientific program are multiplies. The multiplier is a fairly large block of a computing system. Multiplier is not only a high-delay block but also a significant source of power dissipation. That s why, if one also aims to minimize power consumption, it is of great interest to identify the techniques to be applied to reduce delay by using various delay optimizations. Array architecture is a popular technique to implement the multipliers due to its compact structure. In this book, six array multiplier circuits using different AND cells and XOR gates have been designed, simulated, analyzed and compared. This analysis should help shed some light on the low power and high throughput 2×2 array multiplier cells and should be especially useful for post graduate students and research scholars working in low power VLSI circuit design field.
EAN 9783847310310
ISBN 3847310313
Binding Paperback / softback
Publisher LAP Lambert Academic Publishing
Publication date December 9, 2011
Pages 68
Language English
Dimensions 229 x 152 x 4
Country Germany
Readership General
Authors Sharma, K. G.; Sharma, Tripti; Singh, B. P.
Edition Aufl.