Approaches for Hardware Fault Mitigation in Multicore Processors

Approaches for Hardware Fault Mitigation in Multicore Processors

EnglishPaperback / softbackPrint on demand
Sánchez, Daniel
LAP Lambert Academic Publishing
EAN: 9783846554630
Print on demand
Delivery on Friday, 3. of January 2025
CZK 1,799
Common price CZK 1,999
Discount 10%
pc
Do you want this product today?
Oxford Bookshop Praha Korunní
not available
Librairie Francophone Praha Štěpánská
not available
Oxford Bookshop Ostrava
not available
Oxford Bookshop Olomouc
not available
Oxford Bookshop Plzeň
not available
Oxford Bookshop Brno
not available
Oxford Bookshop Hradec Králové
not available
Oxford Bookshop České Budějovice
not available
Oxford Bookshop Liberec
not available

Detailed information

This thesis addresses one of the fundamental challenges emerging in microprocessor design, namely hardware reliability and resilience. Since inception in the 70's, microprocessors have primarily benefited from technological advancements in semiconductors fabrication allowing for an exponential increase in computing capability of chips by shrinking transistors sizes. Unfortunately, forecasts indicate that further shrinking in size will be accompanied by variability in transistor performance and reliability. This thesis proposes novel designs and enhancements to provide hardware reliability for parallel workloads. In particular, it is provided noteworthy improvements in Redundant Multi Threading (RMT) fault-tolerant approaches, as well as novel Expected Miss Ratio (EMR) model to determine the impact of hard faults on cache memories.
EAN 9783846554630
ISBN 3846554634
Binding Paperback / softback
Publisher LAP Lambert Academic Publishing
Pages 192
Language English
Authors Sanchez, Daniel
Edition Aufl.